Espressif Systems /ESP32-P4 /H264_DMA /IN_INT_CLR_CH5

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IN_INT_CLR_CH5

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (IN_DONE_CH5_INT_CLR)IN_DONE_CH5_INT_CLR 0 (IN_SUC_EOF_CH5_INT_CLR)IN_SUC_EOF_CH5_INT_CLR 0 (INFIFO_OVF_L1_CH5_INT_CLR)INFIFO_OVF_L1_CH5_INT_CLR 0 (INFIFO_UDF_L1_CH5_INT_CLR)INFIFO_UDF_L1_CH5_INT_CLR 0 (FETCH_MB_COL_CNT_OVF_CH5_INT_CLR)FETCH_MB_COL_CNT_OVF_CH5_INT_CLR

Description

RX CH5 interrupt clr register

Fields

IN_DONE_CH5_INT_CLR

Set this bit to clear the IN_DONE_CH_INT interrupt.

IN_SUC_EOF_CH5_INT_CLR

Set this bit to clear the IN_SUC_EOF_CH_INT interrupt.

INFIFO_OVF_L1_CH5_INT_CLR

Set this bit to clear the INFIFO_OVF_L1_CH_INT interrupt.

INFIFO_UDF_L1_CH5_INT_CLR

Set this bit to clear the INFIFO_UDF_L1_CH_INT interrupt.

FETCH_MB_COL_CNT_OVF_CH5_INT_CLR

Set this bit to clear the INFIFO_UDF_L1_CH_INT interrupt.

Links

() ()